Innopower's miniIP ultra high-density and low-power IP platform is the industry's most complete IP solution delicately designed to help customers reduce both chip size and power consumption. The miniIP platform takes advantage of new architecture and circuit design techniques that enable designers to meet the growing needs for low cost and long battery life in the consumer electronics markets. In various users' ASIC projects, Innopower's miniIP platform has helped reduce 25%+ of chip size and 25% power consumption.
Innopower's miniIP Platform Portfolio
Innopowers miniIP portfolio is a collection of full-function essential IPs with drastically reduced area and power consumption:
miniLib™
Ultra high-density cell library with 20~30% reduction in core logic area and power consumption when compared with other standard cell libraries
miniIO™
High density general purpose I/Os with 40% reduction in the I/O area
POC™
Pad-Over-Circuit technology which can reduce 5~10% of overall chip cost by moving the bonding pads above the I/O cells
miniROM™ Compiler
High-density diffusion programmable ROM generator which can gain 25% area reduction on the same configuration generated by via ROM compilers
miniViaROM™ Compiler
Ultra high-density and low-power Synchronous Via1 programmable ROM compiler
miniRAM™ Compiler
Ultra high-density and low-power single-port SRAM Compiler
miniPLL™
Essential component PLL completely integrated into the I/O region without taking any core area space